Sheet Generator For Image Processor
    2.
    发明申请

    公开(公告)号:US20200186667A1

    公开(公告)日:2020-06-11

    申请号:US16786359

    申请日:2020-02-10

    Applicant: Google LLC

    Abstract: A sheet generator circuit is described. The sheet generator includes electronic circuitry to receive a line group of image data including multiple rows of data from a frame of image data. The multiple rows are sufficient in number to encompass multiple neighboring overlapping stencils. The electronic circuitry is to parse the line group into a smaller sized sheet. The electronic circuitry is to load the sheet into a data computation unit having a two dimensional shift array structure coupled to an array of processors.

    Sheet generator for image processor

    公开(公告)号:US10291813B2

    公开(公告)日:2019-05-14

    申请号:US14694806

    申请日:2015-04-23

    Applicant: Google LLC

    Abstract: A sheet generator circuit is described. The sheet generator includes electronic circuitry to receive a line group of image data including multiple rows of data from a frame of image data. The multiple rows are sufficient in number to encompass multiple neighboring overlapping stencils. The electronic circuitry is to parse the line group into a smaller sized sheet. The electronic circuitry is to load the sheet into a data computation unit having a two dimensional shift array structure coupled to an array of processors.

    Statistics operations on two dimensional image processor

    公开(公告)号:US10915773B2

    公开(公告)日:2021-02-09

    申请号:US15596286

    申请日:2017-05-16

    Applicant: Google LLC

    Abstract: A method is described that includes loading an array of content into a two-dimensional shift register. The two-dimensional shift register is coupled to an execution lane array. The method includes repeatedly performing a first sequence including: shifting with the shift register first content residing along a particular row or column into another parallel row or column where second content resides and performing operations with a particular corresponding row or column of the execution lane array on the first and second content. The method also includes repeatedly performing a second sequence including: shifting with the shift register content from a set of first locations along a resultant row or column that is parallel with the rows or columns of the first sequence into a corresponding set of second locations along the resultant row or column. The resultant row or column has values determined from the operations of the first sequence.

Patent Agency Ranking