IMAGE PROCESSING APPARATUS AND METHOD, IMAGE PROCESSING SYSTEM, AND PROGRAM
    1.
    发明申请
    IMAGE PROCESSING APPARATUS AND METHOD, IMAGE PROCESSING SYSTEM, AND PROGRAM 审中-公开
    图像处理设备和方法,图像处理系统和程序

    公开(公告)号:US20130222554A1

    公开(公告)日:2013-08-29

    申请号:US13591422

    申请日:2012-08-22

    IPC分类号: H04N13/02

    摘要: An image processing apparatus for adjustment of relative positions of a plurality of images of the same subject includes: a storage controller configured to store pixel data of pixels of an input image in a buffer, the input image being included in the images including a reference image, the input image differing from the reference image in that the subject of the input image is misaligned from the subject of the reference image by a given angle; a readout unit configured to read out, from the buffer, the pixel data of the pixels of the input image that fall in a region of the input image when rotated by the given angle, and a pixel data computing unit configured to calculate pixel data of pixels constituting a rotated image, which includes the input image rotated by the given angle, based on the pixel data read out by the readout unit.

    摘要翻译: 用于调整相同对象的多个图像的相对位置的图像处理装置包括:存储控制器,被配置为将输入图像的像素的像素数据存储在缓冲器中,所述输入图像被包括在包括参考图像的图像中 输入图像与参考图像不同,因为输入图像的被摄体与参考图像的被摄体不对准给定的角度; 读出单元,被配置为当从所述缓冲器读出在旋转所述给定角度时落入所述输入图像的区域中的所述输入图像的像素的像素数据;以及像素数据计算单元,被配置为计算像素数据 基于由读出单元读出的像素数据构成旋转图像的像素,其包括旋转了给定角度的输入图像。

    Memory array
    2.
    发明授权
    Memory array 失效
    内存阵列

    公开(公告)号:US06768687B2

    公开(公告)日:2004-07-27

    申请号:US10203610

    申请日:2002-11-14

    申请人: Minoru Kaihatsu

    发明人: Minoru Kaihatsu

    IPC分类号: G11C700

    摘要: An object of the invention is to obtain a memory array capable of preventing coupling noise from being produced on a cell plate voltage line. A memory array of the invention comprises: first and second dummy word lines (DWL0 and DWL1); a first dummy memory cell (DMC0) connected to a first bit line (BL), the first dummy word line (DWL0) and a common cell plate voltage line (VL); and a second dummy memory cell (DMC1) connected to a second bit line (BLB), the second dummy word line (DWL1) and the voltage line (VL), wherein second dummy data having opposite polarity to polarity of first data are written in the second dummy memory cell (DMC1) so as to write the first data in a first memory cell (MC0), and first dummy data having opposite polarity to polarity of second data are written in the first dummy memory cell (DMC0) so as to write the second data in a second memory cell (MC1).

    摘要翻译: 本发明的目的是获得能够防止在单元板电压线上产生耦合噪声的存储器阵列。 本发明的存储器阵列包括:第一和第二虚拟字线(DWL0和DWL1); 连接到第一位线(BL),第一伪字线(DWL0)和公共单元板电压线(VL)的第一虚拟存储器单元(DMC0); 以及连接到第二位线(BLB),第二虚拟字线(DWL1)和电压线(VL)的第二虚拟存储器单元(DMC1),其中与第一数据的极性相反极性的第二虚拟数据被写入 第二虚拟存储单元(DMC1),以便将第一数据写入第一存储单元(MC0),并将与第二数据极性相反的极性的第一虚拟数据写入第一虚拟存储单元(DMC0),以便 将第二数据写入第二存储单元(MC1)。