-
1.
公开(公告)号:US20090113169A1
公开(公告)日:2009-04-30
申请号:US12126825
申请日:2008-05-23
Applicant: Hoon Mo Yang , Man Hwee Jo , IL Hyun Park , Ki Young Choi
Inventor: Hoon Mo Yang , Man Hwee Jo , IL Hyun Park , Ki Young Choi
CPC classification number: G06F7/57 , G06F2207/3824
Abstract: A processor for performing floating-point operations includes an array of processing elements arranged to enable a floating-point operation. Each processing element includes an arithmetic logic unit to receive two input values and perform integer arithmetic on the received input values. The processing elements in the array are connected together in groups of two or more processing elements to enable floating-point operation.
Abstract translation: 用于执行浮点运算的处理器包括布置成启用浮点运算的处理元件阵列。 每个处理元件包括一个算术逻辑单元,用于接收两个输入值,并对接收到的输入值执行整数运算。 阵列中的处理元件以两个或多个处理元件的组连接在一起,以实现浮点运算。