-
公开(公告)号:US20140043308A1
公开(公告)日:2014-02-13
申请号:US14053229
申请日:2013-10-14
Applicant: SAMSUNG DISPLAY CO., LTD.
Inventor: Min-Cheol LEE , Hee-Bum PARK , Yong-Soon LEE , Seung-Soo BAEK , Sang-Jin JEON
IPC: G09G3/36
CPC classification number: G09G3/3611 , G09G3/3677 , G09G2320/0223
Abstract: In a display panel and a display apparatus having the display panel, the display panel includes array and opposite substrates. The array substrate includes display and peripheral areas. Gate and source lines are formed in the display area. A gate driving part and first and second clock lines are formed in the peripheral area. The gate driving part outputs gate signals to the gate line. The first and second clock lines respectively transmit first and second clock signals to the gate driving part. The opposite substrate is combined with the array substrate and includes a common electrode layer. The common electrode layer has an opening portion patterned to expose the first and second clock lines. The exposed portions of the first and second clock lines have substantially the same area. Thus, delays of the gate signals may be minimized and distortion of the gate signals may be prevented.
Abstract translation: 在具有显示面板的显示面板和显示装置中,显示面板包括阵列和相对的基板。 阵列基板包括显示器和外围区域。 栅极和源极线形成在显示区域中。 在周边区域中形成栅极驱动部分和第一和第二时钟线。 栅极驱动部分将栅极信号输出到栅极线。 第一和第二时钟线分别将第一和第二时钟信号发送到门驱动部分。 相对的衬底与阵列衬底组合并且包括公共电极层。 公共电极层具有图案化以暴露第一和第二时钟线的开口部分。 第一和第二时钟线的暴露部分具有基本上相同的面积。 因此,可以使门信号的延迟最小化并且可以防止门信号的失真。