Process for manufacturing a dual charge storage location memory cell
    1.
    发明申请
    Process for manufacturing a dual charge storage location memory cell 有权
    用于制造双电荷存储位置存储单元的工艺

    公开(公告)号:US20030067032A1

    公开(公告)日:2003-04-10

    申请号:US10267033

    申请日:2002-10-07

    CPC classification number: H01L27/11568 H01L27/115 H01L29/792 H01L29/7923

    Abstract: A process for manufacturing a dual charge storage location electrically programmable memory cell that includes the steps of forming a central insulated gate over a semiconductor substrate; forming physically separated charge-confining layers stack portions of a dielectric-charge trapping material-dielectric layers stack at the sides of the central gate, the charge trapping material layer in each charge-confining layers stack portion forming a charge storage element; forming side control gates over each of the charge-confining layers stack portions; forming memory cell source/drain regions laterally to the side control gates; and electrically connecting the side control gates to the central gate. Each of the charge-confining layers stack portions at the sides of the central gate is formed with an nullLnull shape, with a base charge-confining layers stack portion lying on the substrate surface and an upright charge-confining layers stack portion lying against a respective side of the insulated gate.

    Abstract translation: 一种用于制造双电荷存储位置电可编程存储单元的方法,包括在半导体衬底上形成中心绝缘栅极的步骤; 形成物理上分离的电荷限制层,堆叠在中心栅极侧的介质电荷捕获材料 - 电介质层堆叠部分,每个电荷限制层堆叠部分中的电荷捕获材料层形成电荷存储元件; 在每个电荷限制层堆叠部分上形成侧面控制栅极; 在侧控制门侧面形成存储单元源极/漏极区; 并将侧面控制门电连接到中央门。 在中心栅极侧面的电荷限制层堆叠部分中的每一个形成为“L”形,基底电荷限制层堆叠部分位于衬底表面上,并且垂直电荷限制层堆叠部分抵靠 绝缘门的相应侧。

Patent Agency Ranking