Method for error control in multilevel cells with configurable number of stored bits
    1.
    发明申请
    Method for error control in multilevel cells with configurable number of stored bits 有权
    具有可配置数量的存储位的多电平单元中的错误控制方法

    公开(公告)号:US20030018861A1

    公开(公告)日:2003-01-23

    申请号:US10159782

    申请日:2002-05-30

    CPC classification number: G06F11/1072 G11C2211/5641

    Abstract: A method for error control in multilevel memory cells storing a configurable number of bits. The error control is performed using an error-control code which operates, in the encoding phase, on b-bit binary strings made up of k symbols of r-bit data. When the memory cells store a number r of bits, a data symbol is formed only with the data bits stored in a memory cell. When the memory cells store a number s of bits smaller than r, a data symbol is formed with the data bits stored in a memory cell and with r-s bits having a pre-determined logic value, in which the data bits stored in the memory cell are arranged in the least significant part of the data symbol, and the r-s bits having a pre-determined logic value are arranged in the most significant part of the data symbol.

    Abstract translation: 一种用于存储可配置位数的多电平存储单元中的误差控制的方法。 使用在编码阶段中对由r位数据的k个符号组成的b位二进制字符串进行操作的错误控制代码执行错误控制。 当存储器单元存储数位r的位时,仅与存储在存储单元中的数据位形成数据符号。 当存储器单元存储少于r的位数时,形成数据符号,其中存储在存储单元中的数据位和具有预定逻辑值的rs位,其中存储在存储单元中的数据位 被布置在数据符号的最低有效部分中,并且具有预定逻辑值的rs位被布置在数据符号的最重要部分中。

Patent Agency Ranking