-
公开(公告)号:US20190067321A1
公开(公告)日:2019-02-28
申请号:US15942683
申请日:2018-04-02
Applicant: Samsung Electronics Co., Ltd.
Inventor: Moon Kyu SONG , Ki Yoon Kang , Jae Hoon Jang
IPC: H01L27/11582 , H01L27/1157 , H01L27/11565 , H01L23/00
Abstract: A vertical memory device includes a substrate including a cell array region and a connection region adjacent to the cell array region, a plurality of gate electrode layers stacked on the cell array region and the connection region of the substrate, a channel structure on the cell array region and extending in a direction perpendicular to an upper surface of the substrate while penetrating through the plurality of gate electrode layers, a dummy channel structure on the connection region and extending in the direction perpendicular to the upper surface of the substrate while penetrating through at least a portion of the plurality of gate electrode layers, and a support insulating layer between a portion of the plurality of gate electrode layers and the dummy channel structure. The plurality of gate electrode form a stepped structure on the connection region.
-
公开(公告)号:US20200303416A1
公开(公告)日:2020-09-24
申请号:US16898720
申请日:2020-06-11
Applicant: Samsung Electronics Co., Ltd.
Inventor: Moon Kyu SONG , Ki Yoon KANG , Jae Hoon JANG
IPC: H01L27/11582 , H01L23/00 , H01L27/11565 , H01L27/1157 , H01L27/11575 , H01L27/11556 , H01L27/11578 , H01L27/11551
Abstract: A vertical memory device includes a substrate including a cell array region and a connection region adjacent to the cell array region, a plurality of gate electrode layers stacked on the cell array region and the connection region of the substrate, a channel structure on the cell array region and extending in a direction perpendicular to an upper surface of the substrate while penetrating through the plurality of gate electrode layers, a dummy channel structure on the connection region and extending in the direction perpendicular to the upper surface of the substrate while penetrating through at least a portion of the plurality of gate electrode layers, and a support insulating layer between a portion of the plurality of gate electrode layers and the dummy channel structure. The plurality of gate electrode form a stepped structure on the connection region.
-
公开(公告)号:US20220343672A1
公开(公告)日:2022-10-27
申请号:US17569059
申请日:2022-01-05
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Han Sol LEE , Duck-Soo KIM , Kwang Hyuk BAE , Yeol Min SEONG , Moon Kyu SONG , Seong Wook SONG , Jun Seo LEE
Abstract: A fingerprint recognition device is provided. The fingerprint recognition device includes an image acquisition module acquiring a fingerprint image including an input fingerprint, a preprocessing module generating a preprocessed image by preprocessing the fingerprint image, a minutiae extraction module extracting coordinates of each of minutiae and orientation points of the input fingerprint from the preprocessed image and a fake detection module receiving regions-of-interest (ROIs), including the coordinates of each of the minutiae or orientation points of the input fingerprint, and determining whether the input fingerprint is a fake by performing learning using the received ROIs.
-
-