-
公开(公告)号:US10211096B1
公开(公告)日:2019-02-19
申请号:US15928492
申请日:2018-03-22
Applicant: Texas Instruments Incorporated
Inventor: Hong Yang , Abbas Ali , Yaping Chen , Chao Zuo , Seetharaman Sridhar , Yunlong Liu
IPC: H01L21/00 , H01L21/768 , H01L21/285 , H01L21/3213 , H01L23/532
Abstract: Disclosed examples provide processes for fabricating a semiconductor product and for forming a patterned stack with an aluminum layer and a tungsten layer, including forming a first dielectric layer on a gate structure and on first and second regions of a substrate, forming a diffusion barrier layer on the first dielectric layer, forming a tungsten layer on the diffusion barrier layer, forming an aluminum layer on the tungsten layer, forming a hard mask on the aluminum layer, forming a patterned resist mask which covers the hard mask above the first region and exposes the hard mask layer above the second region, dry etching the hard mask and the aluminum layer above the second region using the patterned resist mask layer, removing the resist mask, and dry etching the tungsten layer using the hard mask layer to expose the first dielectric layer above the second region.
-
公开(公告)号:US10573553B2
公开(公告)日:2020-02-25
申请号:US16241143
申请日:2019-01-07
Applicant: Texas Instruments Incorporated
Inventor: Hong Yang , Abbas Ali , Yaping Chen , Chao Zuo , Seetharaman Sridhar , Yunlong Liu
IPC: H01L21/00 , H01L21/768 , H01L21/285 , H01L21/3213 , H01L23/532
Abstract: Disclosed examples provide processes for fabricating a semiconductor product and for forming a patterned stack with an aluminum layer and a tungsten layer, including forming a first dielectric layer on a gate structure and on first and second regions of a substrate, forming a diffusion barrier layer on the first dielectric layer, forming a tungsten layer on the diffusion barrier layer, forming an aluminum layer on the tungsten layer, forming a hard mask on the aluminum layer, forming a patterned resist mask which covers the hard mask above the first region and exposes the hard mask layer above the second region, dry etching the hard mask and the aluminum layer above the second region using the patterned resist mask layer, removing the resist mask, and dry etching the tungsten layer using the hard mask layer to expose the first dielectric layer above the second region.
-