-
公开(公告)号:US20200243664A1
公开(公告)日:2020-07-30
申请号:US16294877
申请日:2019-03-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wei-Chih Chuang , Chia-Jong Liu , Kuang-Hsiu Chen , Chung-Ting Huang , Chi-Hsuan Tang , Kai-Hsiang Wang , Bing-Yang Jiang , Yu-Lin Cheng , Chun-Jen Chen , Yu-Shu Lin , Jhong-Yi Huang , Chao-Nan Chen , Guan-Ying Wu
IPC: H01L29/66 , H01L29/423
Abstract: A semiconductor device and a method for fabricating the semiconductor device are provided, in which the method includes the steps of forming a gate structure on a substrate, forming a spacer on a sidewall of the gate structure, forming two recesses adjacent to two sides of the spacer, performing a cleaning process to trim the spacer for forming a void between the spacer and the substrate, and forming two portions of an epitaxial layer in the two recesses. The semiconductor device preferably includes a cap layer on the two portions of the epitaxial layer as the cap layer includes a planar top surface and an inclined sidewall.
-
公开(公告)号:US20240304705A1
公开(公告)日:2024-09-12
申请号:US18665600
申请日:2024-05-16
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wei-Chih Chuang , Chia-Jong Liu , Kuang-Hsiu Chen , Chung-Ting Huang , Chi-Hsuan Tang , Kai-Hsiang Wang , Bing-Yang Jiang , Yu-Lin Cheng , Chun-Jen Chen , Yu-Shu Lin , Jhong-Yi Huang , Chao-Nan Chen , Guan-Ying Wu
IPC: H01L29/66 , H01L29/423
CPC classification number: H01L29/6656 , H01L29/42364
Abstract: A semiconductor device includes a gate structure on a substrate, a first spacer on a sidewall of the gate structure, a second spacer on a sidewall of the first spacer, a third spacer on a sidewall of the second spacer, and first and second stacks of an epitaxial layer and a cap layer respectively disposed at first and second sides of the gate structure. Preferably, a part of the second spacer comprises an I-shape, the cap layer includes a planar top surface and an inclined sidewall, the cap layer contacts the second spacer and the third spacer directly, and the cap layer includes a vertical sidewall connected to the inclined sidewall.
-
公开(公告)号:US11545560B2
公开(公告)日:2023-01-03
申请号:US17160421
申请日:2021-01-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wei-Chih Chuang , Chia-Jong Liu , Kuang-Hsiu Chen , Chung-Ting Huang , Chi-Hsuan Tang , Kai-Hsiang Wang , Bing-Yang Jiang , Yu-Lin Cheng , Chun-Jen Chen , Yu-Shu Lin , Jhong-Yi Huang , Chao-Nan Chen , Guan-Ying Wu
IPC: H01L29/66 , H01L29/423
Abstract: A method for fabricating semiconductor device includes the steps of: forming a gate structure on a substrate; forming a first spacer and a second spacer around the gate structure; forming a recess adjacent to two sides of the second spacer; performing a cleaning process to trim the second spacer for forming a void between the first spacer and the substrate; and forming an epitaxial layer in the recess.
-
公开(公告)号:US12021134B2
公开(公告)日:2024-06-25
申请号:US18073539
申请日:2022-12-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wei-Chih Chuang , Chia-Jong Liu , Kuang-Hsiu Chen , Chung-Ting Huang , Chi-Hsuan Tang , Kai-Hsiang Wang , Bing-Yang Jiang , Yu-Lin Cheng , Chun-Jen Chen , Yu-Shu Lin , Jhong-Yi Huang , Chao-Nan Chen , Guan-Ying Wu
IPC: H01L29/66 , H01L29/423
CPC classification number: H01L29/6656 , H01L29/42364
Abstract: A semiconductor device includes a gate structure on a substrate, a first spacer on a sidewall of the gate structure, a second spacer on a sidewall of the first spacer, a third spacer on a sidewall of the second spacer, and first and second stacks of an epitaxial layer and a cap layer respectively disposed at first and second sides of the gate structure. Preferably, a part of the second spacer comprises an I-shape, the cap layer includes a planar top surface and an inclined sidewall, the cap layer contacts the second spacer and the third spacer directly, and the cap layer includes a vertical sidewall connected to the inclined sidewall.
-
公开(公告)号:US20230097129A1
公开(公告)日:2023-03-30
申请号:US18073539
申请日:2022-12-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wei-Chih Chuang , Chia-Jong Liu , Kuang-Hsiu Chen , Chung-Ting Huang , Chi-Hsuan Tang , Kai-Hsiang Wang , Bing-Yang Jiang , Yu-Lin Cheng , Chun-Jen Chen , Yu-Shu Lin , Jhong-Yi Huang , Chao-Nan Chen , Guan-Ying Wu
IPC: H01L29/66 , H01L29/423
Abstract: A method for fabricating semiconductor device includes the steps of: forming a gate structure on a substrate; forming a first spacer and a second spacer around the gate structure; forming a recess adjacent to two sides of the second spacer; performing a cleaning process to trim the second spacer for forming a void between the first spacer and the substrate; and forming an epitaxial layer in the recess.
-
公开(公告)号:US20210151580A1
公开(公告)日:2021-05-20
申请号:US17160421
申请日:2021-01-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wei-Chih Chuang , Chia-Jong Liu , Kuang-Hsiu Chen , Chung-Ting Huang , Chi-Hsuan Tang , Kai-Hsiang Wang , Bing-Yang Jiang , Yu-Lin Cheng , Chun-Jen Chen , Yu-Shu Lin , Jhong-Yi Huang , Chao-Nan Chen , Guan-Ying Wu
IPC: H01L29/66 , H01L29/423
Abstract: A method for fabricating semiconductor device includes the steps of: forming a gate structure on a substrate; forming a first spacer and a second spacer around the gate structure; forming a recess adjacent to two sides of the second spacer; performing a cleaning process to trim the second spacer for forming a void between the first spacer and the substrate; and forming an epitaxial layer in the recess.
-
公开(公告)号:US10943991B2
公开(公告)日:2021-03-09
申请号:US16294877
申请日:2019-03-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wei-Chih Chuang , Chia-Jong Liu , Kuang-Hsiu Chen , Chung-Ting Huang , Chi-Hsuan Tang , Kai-Hsiang Wang , Bing-Yang Jiang , Yu-Lin Cheng , Chun-Jen Chen , Yu-Shu Lin , Jhong-Yi Huang , Chao-Nan Chen , Guan-Ying Wu
IPC: H01L29/66 , H01L29/423
Abstract: A semiconductor device and a method for fabricating the semiconductor device are provided, in which the method includes the steps of forming a gate structure on a substrate, forming a spacer on a sidewall of the gate structure, forming two recesses adjacent to two sides of the spacer, performing a cleaning process to trim the spacer for forming a void between the spacer and the substrate, and forming two portions of an epitaxial layer in the two recesses. The semiconductor device preferably includes a cap layer on the two portions of the epitaxial layer as the cap layer includes a planar top surface and an inclined sidewall.
-
-
-
-
-
-