发明公开
- 专利标题: Digital signal processor
- 专利标题(中): 数字信号处理器
-
申请号: EP93104195.8申请日: 1988-06-01
-
公开(公告)号: EP0551931A3公开(公告)日: 1993-12-15
- 发明人: Murakami, Tokumichi, c/o Mitsubishi Denki K. K. , Kamizawa, Koh, c/o Mitsubishi Denki K. K. , Katoh, Yoshiaki, c/o Mitsubishi Denki K. K. , Ohira, Hideo, c/o Mitsubishi Denki K. K. , Kameyama, Masatoshi, c/o Mitsubishi Denki K. K. , Kinjo, Naoto, c/o Mitsubishi Denki K. K.
- 申请人: MITSUBISHI DENKI KABUSHIKI KAISHA
- 申请人地址: 2-3, Marunouchi 2-chome Chiyoda-ku Tokyo 100 JP
- 专利权人: MITSUBISHI DENKI KABUSHIKI KAISHA
- 当前专利权人: MITSUBISHI DENKI KABUSHIKI KAISHA
- 当前专利权人地址: 2-3, Marunouchi 2-chome Chiyoda-ku Tokyo 100 JP
- 代理机构: Eisenführ, Speiser & Partner
- 优先权: JP140872/87 19870605; JP186858/87 19870727; JP197009/87 19870806; JP273763/87 19871029; JP274810/87 19871030; JP296611/87 19871125; JP296612/87 19871125; JP316553/87 19871215
- 主分类号: G06F15/78
- IPC分类号: G06F15/78 ; G06F9/26 ; G06F9/36
摘要:
A digital signal processor of a simple circuit configuration capable of implementing arithmetic processes and interruption processes efficiently in a reduced number of steps at a high processing speed. The digital signal processor comprises instruction execution pipeline stages including a stage in which data is read from a data memory and the data is applied to an arithmetic unit; an arithmetic unit for the execution stage, including a barrel shifter, a multiplier and an arithmetic and logic unit, a normalizing barrel shifter, a round-off/accumulation adder, internal data memories and a DMA transfer bus for a write/accumulation stage, an address generating unit capable of parallel and two-dimensional generation of two inputs one output data memory addresses and a DMA control unit for controlling the two-dimensional data transfer through a DMA bus between the internal data memories and an external data memory for an instruction execution stage.
公开/授权文献
信息查询