发明公开
- 专利标题: Interconnection and input/output resources for programmable logic integrated circuit devices
- 专利标题(中): 用于可编程逻辑集成电路互连资源
-
申请号: EP06011287.7申请日: 2000-03-02
-
公开(公告)号: EP1705797A3公开(公告)日: 2009-03-11
- 发明人: Ngai, Tony , Pederson, Bruce , Shumarayev, Sergey , Schleicher, James , Huang, Wei-Jen , Hutton, Michael , Maruri, Victor , Patel, Rakesh , Kazarian, Peter, J. , Leaver, Andrew , Mendel, David, W. , Park, Jim
- 申请人: Altera Corporation
- 申请人地址: 101 Innovation Drive San Jose, CA 95134 US
- 专利权人: Altera Corporation
- 当前专利权人: Altera Corporation
- 当前专利权人地址: 101 Innovation Drive San Jose, CA 95134 US
- 代理机构: Appelt, Christian W.
- 优先权: US122788P 19990304; US142508P 19990706; US142513P 19990706; US142431P 19990706
- 主分类号: H03K19/177
- IPC分类号: H03K19/177 ; H03K19/173
摘要:
A programmable logic integrated circuit device (10) has a plurality of regions (20) of programmable logic disposed on the device in a plurality of intersecting rows and columns of such regions. Interconnection resources (e.g., interconnection conductors, signal buffers/drivers, programmable connectors, etc.) are provided on the device for making programmable interconnections to, from and/or between the regions. At least some of these interconnection resources are provided in two forms that are architecturally similar (e.g., with similar and substantially parallel routing) but that have significantly different signal propagation speed characteristics. For example, a major or larger portion of such dual-form interconnection resources (200a, 210a, 230a) may have what may be termed normal signal speed, while a smaller minor portion (200b, 210b, 230b) may have significantly faster signal speed. Secondary (e.g., clock and clear) signal distribution may also be enhanced, and so may be input/output circuitry and cascade connections between adjacent or nearby logic modules on the device.
公开/授权文献
信息查询
IPC分类: