- 专利标题: SPDIF clock and data recovery with sample rate converter
-
申请号: US15799473申请日: 2017-10-31
-
公开(公告)号: US10038548B2公开(公告)日: 2018-07-31
- 发明人: Samuel J. Peters, II , Eric P. Etheridge , Victor Lee Hansen , Alexander C. Stange
- 申请人: AVNERA CORPORATION
- 申请人地址: US OR Beaverton
- 专利权人: AVNERA CORPORATION
- 当前专利权人: AVNERA CORPORATION
- 当前专利权人地址: US OR Beaverton
- 代理机构: Marger Johnson
- 主分类号: H04L7/033
- IPC分类号: H04L7/033 ; H04L7/00
摘要:
A system can include a digital oversampler configured to oversample an input data stream; a rate generator configured to select a frequency that is not less than an expected frequency of the input data stream; a rate generator clock of the rate generator configured to output a clock signal that has the selected frequency; a sample receiver configured to receive at least one sample of the input data stream from the digital oversampler; a sample counter configured to be incremented by each received sample responsive to a determination that the sample receiver has received at least one sample of the input data stream from the digital oversampler; a sample rate converter configured to accumulate samples from the sample receiver at the rate of a “toothless” clock signal, wherein the sample counter is configured to be decremented by the “toothless” clock signal at the selected frequency responsive to a determination that the sample receiver has not received at least one sample of the input data stream from the digital oversampler; and an AND gate configured to pass the “toothless” clock signal to the sample rate converter responsive to a determination that an output of the sample counter is greater than zero.
公开/授权文献
- US20180054297A1 SPDIF CLOCK AND DATA RECOVERY WITH SAMPLE RATE CONVERTER 公开/授权日:2018-02-22
信息查询