Invention Grant
- Patent Title: Digitally controlled zero voltage switching
-
Application No.: US14757802Application Date: 2015-12-23
-
Publication No.: US10069397B2Publication Date: 2018-09-04
- Inventor: Vaibhav Vaidya , Pavan Kumar , Krishnan Ravichandran , Vivek K. De
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Grossman, Tucker, Perreault & Pfleger, PLLC
- Main IPC: H02M1/08
- IPC: H02M1/08 ; H02M1/38 ; H02M3/158

Abstract:
Generally, this disclosure describes an apparatus. The apparatus includes switch controller circuitry. The switch controller circuitry includes dead time logic circuitry to determine an estimated dead time interval between a turn off of a first switch and a turn on of a second switch. The first switch and the second switch are coupled at a switched node. The estimated dead time interval is determined based, at least in part, on a difference between an input voltage, Vin, and a switched voltage, Vsw, detected at the switched node just prior to turning off the first switch, a parasitic capacitance, Cpar, associated with the switched node and a maximum inductor current, IL,max. The difference between Vin and Vsw represents the maximum inductor current.
Public/Granted literature
- US20170187284A1 Digitally controlled zero voltage switching Public/Granted day:2017-06-29
Information query