- 专利标题: Multiple-core computer processor for reverse time migration
-
申请号: US14354502申请日: 2012-10-26
-
公开(公告)号: US10078593B2公开(公告)日: 2018-09-18
- 发明人: John Shalf , David Donofrio , Leonid Oliker , Jens Kruger , Samuel Williams
- 申请人: THE REGENTS OF THE UNIVERSITY OF CALIFORNIA , FRAUNHOFER-GESELLSCHAFT ZUR FORDERUNG DER ANGEWANDTEN FORSCHUNG e.V.
- 申请人地址: US CA Oakland
- 专利权人: THE REGENTS OF THE UNIVERSITY OF CALIFORNIA
- 当前专利权人: THE REGENTS OF THE UNIVERSITY OF CALIFORNIA
- 当前专利权人地址: US CA Oakland
- 代理机构: Womble Bond Dickinson (US) LLP
- 代理商 Daniel Ovanezian
- 国际申请: PCT/US2012/062248 WO 20121026
- 国际公布: WO2013/063486 WO 20130502
- 主分类号: G06F12/08
- IPC分类号: G06F12/08 ; G06F15/78 ; G06F12/0842
摘要:
A multi-core computer processor including a plurality of processor cores interconnected in a Network-on-Chip (NoC) architecture, a plurality of caches, each of the plurality of caches being associated with one and only one of the plurality of processor cores, and a plurality of memories, each of the plurality of memories being associated with a different set of at least one of the plurality of processor cores and each of the plurality of memories being configured to be visible in a global memory address space such that the plurality of memories are visible to two or more of the plurality of processor cores, wherein at least one of a number of the processor cores, a size of each of the plurality of caches, or a size of each of the plurality of memories is configured for performing a reverse-time-migration (RTM) computation.
公开/授权文献
信息查询