Invention Grant
- Patent Title: Gate driver circuit including variable clock cycle control, and image display apparatus including the same
-
Application No.: US14904790Application Date: 2014-07-03
-
Publication No.: US10235938B2Publication Date: 2019-03-19
- Inventor: Hiroshi Takahara , Hirofumi Nakagawa
- Applicant: JOLED INC.
- Applicant Address: JP Tokyo
- Assignee: JOLED INC.
- Current Assignee: JOLED INC.
- Current Assignee Address: JP Tokyo
- Agency: Greenblum & Bernstein, P.L.C.
- Priority: JP2013-149857 20130718
- International Application: PCT/JP2014/003554 WO 20140703
- International Announcement: WO2015/008447 WO 20150122
- Main IPC: G09G3/30
- IPC: G09G3/30 ; G09G3/10 ; G09G3/3258 ; G09G3/3233 ; G09G3/3266 ; G09G3/3291

Abstract:
A gate driver IC (i.e., gate driver circuit), when set to a first mode by a logic signal of the terminal FNC*, shifts data in the gate driver IC in synchronization with one clock cycle of a clock inputted to the terminal CLK** (clock input terminal), and outputs a selection voltage or a non-selection voltage based on a data position in the gate driver IC; and when set to a second mode by a logic signal of the terminal FNC*, shifts data in the gate driver IC in synchronization with n clock cycles (n is an integer of at least 2) of a clock inputted to the terminal CLK**, and outputs the selection voltage or the non-selection voltage based on the data position in the gate driver IC.
Public/Granted literature
- US20160171933A1 GATE DRIVER CIRCUIT, AND IMAGE DISPLAY APPARATUS INCLUDING THE SAME Public/Granted day:2016-06-16
Information query
IPC分类: