Invention Grant
- Patent Title: Systems, apparatuses, and methods for performing a double blocked sum of absolute differences
-
Application No.: US15445741Application Date: 2017-02-28
-
Publication No.: US10303471B2Publication Date: 2019-05-28
- Inventor: Elmoustapha Ould-Ahmed-Vall , Mostafa Hagog , Robert Valentine , Amit Gradstein , Simon Rubanovich , Zeev Sperber
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Nicholson De Vos Webster & Elliott LLP
- Main IPC: G06F9/302
- IPC: G06F9/302 ; G06F7/544 ; G06F15/78 ; G06F9/30 ; G06F9/38 ; G06F7/50

Abstract:
Embodiments of systems, apparatuses, and methods for performing in a computer processor vector double block packed sum of absolute differences (SAD) in response to a single vector double block packed sum of absolute differences instruction that includes a destination vector register operand, first and second source operands, an immediate, and an opcode are described.
Public/Granted literature
- US20170242694A1 SYSTEMS, APPARATUSES, AND METHODS FOR PERFORMING A DOUBLE BLOCKED SUM OF ABSOLUTE DIFFERENCES Public/Granted day:2017-08-24
Information query