Invention Grant
- Patent Title: Low voltage input calibrating digital to analog converter
-
Application No.: US15710704Application Date: 2017-09-20
-
Publication No.: US10305361B2Publication Date: 2019-05-28
- Inventor: Nitz Saputra , Sang Min Lee , Dongwon Seo , Vinay Kundur , Behnam Sedighi , Honghao Ji
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agency: Seyfarth Shaw LLP
- Main IPC: H03M1/20
- IPC: H03M1/20 ; H02M1/00 ; H02J5/00 ; H02M1/14 ; H03M1/00

Abstract:
A calibrating digital to analog converter (calDAC) architecture uses a low voltage memory to store the digital inputs of calDACs. The calDAC architecture includes a low voltage domain and a high voltage domain coupled to the low voltage domain. The low voltage domain includes a calDAC memory and a finite state machine (FSM). The high voltage domain includes a calDAC core, an interface circuit, and a bias control circuit coupled to the interface circuit. The interface circuit may be provided between the calDAC core and the low voltage domain. The bias control circuit is coupled to the interface circuit to generate a bias voltage for the interface circuit to drive switch transistors of the calDAC core.
Public/Granted literature
- US20180358883A1 LOW VOLTAGE INPUT CALIBRATING DIGITAL TO ANALOG CONVERTER Public/Granted day:2018-12-13
Information query
IPC分类: