- 专利标题: Vertical semiconductor devices and methods of manufacturing the same
-
申请号: US15288517申请日: 2016-10-07
-
公开(公告)号: US10367002B2公开(公告)日: 2019-07-30
- 发明人: Sung-Il Chang , Jun-Hee Lim , Yong-Seok Kim , Tae-Young Kim , Jae-Sung Sim , Su-Jin Ahn , Ji-Yeong Hwang
- 申请人: Samsung Electronics Co., Ltd.
- 申请人地址: KR Suwon-si
- 专利权人: SAMSUNG ELECTRONICS CO., LTD.
- 当前专利权人: SAMSUNG ELECTRONICS CO., LTD.
- 当前专利权人地址: KR Suwon-si
- 代理机构: Sughrue Mion, PLLC
- 优先权: KR10-2015-0141663 20151008
- 主分类号: H01L27/11582
- IPC分类号: H01L27/11582 ; H01L27/11578 ; H01L29/66 ; H01L21/265 ; H01L27/11556 ; H01L29/78 ; H01L27/1157
摘要:
In a method of manufacturing a vertical semiconductor device, an insulation layer and a sacrificial layer are alternatively and repeatedly formed on a substrate to define a structure. The structure is etched to form a hole therethrough that exposes the substrate. A first semiconductor pattern is formed in a lower portion of the hole, and a blocking pattern, a charge storage pattern, a tunnel insulation pattern and a first channel pattern are formed on a sidewall of the hole. A second channel pattern is formed on the first channel pattern and the semiconductor pattern, and a second semiconductor pattern is formed on a portion of the second channel pattern on the semiconductor pattern to define an upper channel pattern including the second channel pattern and the second semiconductor pattern. The sacrificial layers are replaced with a plurality of gates, respectively, including a conductive material.
公开/授权文献
信息查询
IPC分类: