Invention Grant
- Patent Title: Implementing logarithmic and antilogarithmic operations based on piecewise linear approximation
-
Application No.: US15424063Application Date: 2017-02-03
-
Publication No.: US10445064B2Publication Date: 2019-10-15
- Inventor: Kamlesh R. Pillai , Gurpreet S. Kalsi
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Lowenstein Sandler LLP
- Main IPC: G06F7/483
- IPC: G06F7/483 ; G06F7/556 ; H03M7/24 ; G06F7/499 ; G06F7/552 ; H03M7/30 ; G06F7/523 ; G06F1/03

Abstract:
Implementations of the disclosure provide logarithm and anti-logarithm operations on a hardware processor based on linear piecewise approximation. An example processor includes a piece wise linear log approximation circuit that receives an input of a floating-point number comprising a sign, an exponent and a mantissa. The piece wise linear log approximation circuit approximates a fractional portion of a fixed point number using a linear approximation of the mantissa of the floating-point number. The piece wise linear log approximation circuit also derives an integer from the exponent.
Public/Granted literature
- US20180225093A1 IMPLEMENTING LOGARITHMIC AND ANTILOGARITHMIC OPERATIONS BASED ON PIECEWISE LINEAR APPROXIMATION Public/Granted day:2018-08-09
Information query