Invention Grant
- Patent Title: Delay-locked loop (DLL) with differential delay lines
-
Application No.: US15711708Application Date: 2017-09-21
-
Publication No.: US10447280B2Publication Date: 2019-10-15
- Inventor: Ayush Mittal , Gajanan Maroti Devpuje , Bhushan Shanti Asuri , Krishnaswamy Thiagarajan
- Applicant: Qualcomm Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agency: Colby Nipper/Qualcomm
- Main IPC: H03L7/06
- IPC: H03L7/06 ; H03L7/07 ; H03L7/081 ; H03K5/133 ; H03L7/099 ; H03L7/089 ; H03L7/093

Abstract:
An integrated circuit is disclosed that implements a delay-locked loop with differential delay lines. In an example aspect, the integrated circuit includes a first delay line, a second delay line, and control circuitry. The first and second delay lines are coupled to a reference clock source to receive a reference clock. The first delay line produces a first delayed signal that is delayed relative to the reference clock by a first delay amount. The second delay line produces a second delayed signal that is delayed relative to the reference clock by a second delay amount. The control circuitry is coupled to the first and second delay lines. The control circuitry is configured to receive the first delayed signal, to receive the second delayed signal, and to adjust the first delay amount or the second delay amount based on the first delayed signal and the second delayed signal.
Public/Granted literature
- US20190089358A1 Delay-Locked Loop (DLL) with Differential Delay Lines Public/Granted day:2019-03-21
Information query