Invention Grant
- Patent Title: Providing efficient handling of memory array failures in processor-based systems
-
Application No.: US15642451Application Date: 2017-07-06
-
Publication No.: US10541044B2Publication Date: 2020-01-21
- Inventor: Thomas Philip Speier , Viren Ramesh Patel , Michael Phan , Manish Garg , Kevin Magill , Paul Steinmetz , Clint Mumford , Kshitiz Saxena
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agency: Withrow & Terranova, PLLC
- Main IPC: G11C29/44
- IPC: G11C29/44 ; G06F11/07 ; G11C29/00

Abstract:
Providing efficient handling of memory array failures in processor-based systems is disclosed. In this regard, in one aspect, a memory controller of a processor-based device is configured to detect a defect within a memory element of a plurality of memory elements of a memory array. In response, a disable register of one or more disable registers is set to correspond to the memory element to indicate that the memory element is disabled. The memory controller receives a memory access request to a memory address corresponding to the memory element, and determines, based on one or more disable registers, whether the memory element is disabled. If so, the memory controller disallows the memory access request. Some aspects may provide that the memory controller, in response to detecting the defect, provides a failure indication to an executing process, and subsequently receives, from the executing process, a request to set the disable register.
Public/Granted literature
- US20180121274A1 PROVIDING EFFICIENT HANDLING OF MEMORY ARRAY FAILURES IN PROCESSOR-BASED SYSTEMS Public/Granted day:2018-05-03
Information query