Invention Grant
- Patent Title: Bitline-driven sense amplifier clocking scheme
-
Application No.: US16134937Application Date: 2018-09-18
-
Publication No.: US10559352B2Publication Date: 2020-02-11
- Inventor: Harish Shankar , Manish Garg , Rahul Krishnakumar Nadkarni , Rajesh Kumar , Michael Phan
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agency: Muncy, Geissler, Olds & Lowe, P.C./Qualcomm
- Main IPC: G11C11/00
- IPC: G11C11/00 ; G11C11/419 ; G11C7/08 ; G11C8/18 ; G11C7/10 ; G11C11/418

Abstract:
A memory system includes a sense amplifier electrically coupled to a first bitline and a second bitline associated with a column of a memory array, a bl transistor electrically coupled to the first bitline, wherein the bl transistor is configured to receive as input a first electrical signal from the first bitline, and a blb transistor electrically coupled to the second bitline, wherein the blb transistor is configured to receive as input a second electrical signal from the second bitline, wherein an output of the bl transistor and an output of the blb transistor are electrically coupled together as a common output, and wherein the sense amplifier is configured to receive as an input the common output of the bl transistor and the blb transistor.
Public/Granted literature
- US20190214076A1 BITLINE-DRIVEN SENSE AMPLIFIER CLOCKING SCHEME Public/Granted day:2019-07-11
Information query