- 专利标题: High-voltage shifter with reduced transistor degradation
-
申请号: US16259671申请日: 2019-01-28
-
公开(公告)号: US10586600B1公开(公告)日: 2020-03-10
- 发明人: Shigekazu Yamada
- 申请人: Micron Technology, Inc.
- 申请人地址: US ID Boise
- 专利权人: Micron Technology, Inc.
- 当前专利权人: Micron Technology, Inc.
- 当前专利权人地址: US ID Boise
- 代理机构: Schwegman Lundberg & Woessner, P.A.
- 主分类号: G11C16/04
- IPC分类号: G11C16/04 ; G11C16/12 ; G11C16/10 ; G11C29/02 ; G11C16/14
摘要:
Discussed herein are systems and methods for protecting against transistor degradation in a high-voltage (HV) shifter to transfer an input voltage to an access line, such as a global wordline. An embodiment of a memory device comprises memory cells and a HV shifter circuit that includes a signal transfer circuit, and first and second HV control circuits. The signal transfer circuit includes a P-channel transistor to transfer a high-voltage input to an access line. The first HV control circuit couples a bias voltage to the P-channel transistor for a first time period, and the second HV control circuit couples a stress-relief signal to the P-channel transistor for a second time period, after the first time period, to reduce degradation of the P-channel transistor. The transferred high voltage can be used to charge the access line to selectively read, program, or erase memory cells.
信息查询