Invention Grant
- Patent Title: Embedded memory with enhanced channel stop implants
-
Application No.: US15826923Application Date: 2017-11-30
-
Publication No.: US10593680B2Publication Date: 2020-03-17
- Inventor: Mahalingam Nandakumar
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Andrew R. Ralston; Charles A. Brill; Frank D. Cimino
- Main IPC: H01L27/11
- IPC: H01L27/11 ; H01L27/082 ; H01L27/092 ; H01L27/06 ; H01L29/06 ; H01L21/266 ; H01L21/265 ; H01L29/78 ; H01L29/10 ; H01L21/8249 ; H01L29/732 ; H01L29/66

Abstract:
An integrated circuit contains a logic MOS transistor and a memory MOS transistor of a same polarity. The logic MOS transistor has a logic channel stop layer. The memory MOS transistor has a memory channel stop layer. An average dopant density of the memory channel stop layer is higher than an average dopant density of the logic channel stop layer. The integrated circuit is formed by forming a global mask which exposes both the logic and memory MOS transistors. A global channel stop dose of dopants is implanted in the logic and memory MOS transistors. A memory mask is formed which exposes the memory MOS transistor and covers the logic MOS transistor. A memory channel stop dose of dopants of the same polarity is implanted into the memory MOS transistors. The memory channel stop dose of dopants is blocked from the logic MOS transistors.
Public/Granted literature
- US20180090503A1 EMBEDDED MEMORY WITH ENHANCED CHANNEL STOP IMPLANTS Public/Granted day:2018-03-29
Information query
IPC分类: