Invention Grant
- Patent Title: GaN devices on engineered silicon substrates
-
Application No.: US15574822Application Date: 2015-06-26
-
Publication No.: US10692839B2Publication Date: 2020-06-23
- Inventor: Sansaptak Dasgupta , Han Wui Then , Marko Radosavljevic , Peter G. Tolchinsky , Robert S. Chau
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Green, Howard & Mughal LLP
- International Application: PCT/US2015/038095 WO 20150626
- International Announcement: WO2016/209282 WO 20161229
- Main IPC: H01L21/02
- IPC: H01L21/02 ; H01L25/065 ; H01L27/06 ; H01L27/085 ; H01L21/8258 ; H01L21/8238 ; H01L21/8252 ; H01L23/48 ; H01L25/00 ; H01L27/092 ; H01L29/20 ; H01L29/778

Abstract:
GaN-On-Silicon (GOS) structures and techniques for accommodating and/or controlling stress/strain incurred during III-N growth on a large diameter silicon substrate. A back-side of a silicon substrate may be processed to adapt substrates of standardized diameters and thicknesses to GOS applications. Bowing and/or warping during high temperature epitaxial growth processes may be mitigated by pre-processing silicon substrate so as to pre-stress the substrate in a manner than counterbalances stress induced by the III-N material and/or improve a substrate's ability to absorb stress. III-N devices fabricated on an engineered GOS substrate may be integrated together with silicon MOS devices fabricated on a separate substrate. Structures employed to improve substrate resilience and/or counterbalance the substrate stress induced by the III-N material may be further employed for interconnecting the III-N and silicon MOS devices of a 3D IC.
Public/Granted literature
- US20180145052A1 GAN DEVICES ON ENGINEERED SILICON SUBSTRATES Public/Granted day:2018-05-24
Information query
IPC分类: