Invention Grant
- Patent Title: Incremental generation of an FPGA implementation with a graph-based similarity search
-
Application No.: US16207457Application Date: 2018-12-03
-
Publication No.: US10706196B2Publication Date: 2020-07-07
- Inventor: Dominik Lubeley , Heiko Kalte
- Applicant: dSPACE digital signal processing and control engineering GmbH
- Applicant Address: DE Paderborn
- Assignee: dSPACE digital signal processing and control engineering GmbH
- Current Assignee: dSPACE digital signal processing and control engineering GmbH
- Current Assignee Address: DE Paderborn
- Agency: Muncy, Geissler, Olds & Lowe, P.C.
- Priority: com.zzzhc.datahub.patent.etl.us.BibliographicData$PriorityClaim@365d3c4b
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G06F30/34 ; G06F30/39 ; G06F30/327 ; G06F16/903 ; G06F16/901 ; G06F117/06

Abstract:
A method for generating an FPGA implementation based on an FPGA design serving as an FPGA model and/or a hardware description, including the steps of synthesizing a net list from the FPGA design and generating the FPGA implementation from the net list. The method includes searching for a similar FPGA implementation, the step of generating the FPGA implementation from the net list takes place using the similar FPGA implementation, the method includes a step of generating a graph-based representation based on the FPGA design, and the step of searching for a similar FPGA implementation comprises comparing the graph-based representation of the FPGA design with a graph-based representation of the at least one similar FPGA implementation. A method for generating a bit stream based on an FPGA design is also provided, serving as an FPGA model and/or a hardware description.
Public/Granted literature
- US10671783B2 Incremental generation of an FPGA implementation with a graph-based similarity search Public/Granted day:2020-06-02
Information query