Invention Grant
- Patent Title: Memory array with ferroelectric elements
-
Application No.: US16146835Application Date: 2018-09-28
-
Publication No.: US10720438B2Publication Date: 2020-07-21
- Inventor: Daniel H. Morris , Uygar E. Avci , Ian A. Young
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Trop, Pruner & Hu, P.C.
- Main IPC: H01L27/11507
- IPC: H01L27/11507 ; H01L49/02 ; H01L29/78 ; H01L25/18 ; H01L25/065 ; H01L23/367 ; H01L23/00 ; H01L23/16

Abstract:
An embodiment includes a system comprising: first, second, and third word lines on a semiconductor material; first, second, and third channels; first, second, and third capacitors including a ferroelectric material; a bit line; first, second, third, fourth, and fifth semiconductor nodes, wherein the first semiconductor node couples the first capacitor to the first channel, the second semiconductor node couples the bit line to the first channel; the third semiconductor node couples the second capacitor to the second channel, the fourth semiconductor node couples the third capacitor to the third channel, and the fifth semiconductor node couples the bit line to the third channel; wherein the first channel has a long axis and a short axis; wherein the long axis intersects a continuous, uninterrupted portion of the semiconductor material from the first channel to the third channel.
Public/Granted literature
- US20200105771A1 Memory Array with Ferroelectric Elements Public/Granted day:2020-04-02
Information query
IPC分类: