- 专利标题: Reconfigurable interconnect
-
申请号: US16517371申请日: 2019-07-19
-
公开(公告)号: US10726177B2公开(公告)日: 2020-07-28
- 发明人: Thomas Boesch , Giuseppe Desoli
- 申请人: STMICROELECTRONICS S.R.L. , STMICROELECTRONICS INTERNATIONAL N.V.
- 申请人地址: IT Agrate Brianza NL Amsterdam
- 专利权人: STMICROELECTRONICS S.R.L.,STMICROELECTRONICS INTERNATIONAL N.V.
- 当前专利权人: STMICROELECTRONICS S.R.L.,STMICROELECTRONICS INTERNATIONAL N.V.
- 当前专利权人地址: IT Agrate Brianza NL Amsterdam
- 代理机构: Seed Intellectual Property Law Group LLP
- 优先权: com.zzzhc.datahub.patent.etl.us.BibliographicData$PriorityClaim@46996c15
- 主分类号: G06F9/455
- IPC分类号: G06F9/455 ; G06F13/42 ; G06F30/327 ; G06N3/04 ; G06N3/08 ; G06F30/34 ; G06N3/063 ; G06F9/445 ; G06F13/40 ; G06F15/78 ; G06N20/10 ; G06N7/00 ; G06F115/08
摘要:
A system on a chip (SoC) includes a plurality of processing cores and a stream switch coupled to two or more of the plurality of processing cores. The stream switch includes a plurality of N multibit input ports, wherein N is a first integer. a plurality of M multibit output ports, wherein M is a second integer, and a plurality of M multibit stream links dedicated to respective output ports of the plurality of M multibit output ports. The M multibit stream links are reconfigurably coupleable at run time to a selectable number of the N multibit input ports, wherein the selectable number is an integer between zero and N.
公开/授权文献
- US20190340314A1 RECONFIGURABLE INTERCONNECT 公开/授权日:2019-11-07
信息查询