Invention Grant
- Patent Title: Instruction length decoding
-
Application No.: US14580603Application Date: 2014-12-23
-
Publication No.: US10795681B2Publication Date: 2020-10-06
- Inventor: Polychronis Xekalakis , Sumit Ahuja
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Alliance IP, LLC
- Main IPC: G06F9/30
- IPC: G06F9/30 ; G06F9/38

Abstract:
A processor includes a binary translator an a decoder. The binary translator includes logic to analyze a stream of atomic instructions, identify words by boundary bits in the atomic instructions, generate a mask to identify the words, and load the mask and the plurality of words into an instruction cache line. The words include atomic instructions. At least one word includes more than one atomic instruction. The decoder includes logic to apply the mask to identify a first word from the instruction cache line and decode the first word based upon the applied mask.
Public/Granted literature
- US20160179534A1 INSTRUCTION LENGTH DECODING Public/Granted day:2016-06-23
Information query