Invention Grant
- Patent Title: Cache architecture using way ID to reduce near memory traffic in a two-level memory system
-
Application No.: US15927715Application Date: 2018-03-21
-
Publication No.: US10884927B2Publication Date: 2021-01-05
- Inventor: Zhe Wang , Alaa R. Alameldeen
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Mendonsa & Hamilton LLP
- Agent Jaffery Watson
- Main IPC: G06F12/0811
- IPC: G06F12/0811 ; G06F12/0804

Abstract:
One embodiment provides an apparatus. The apparatus includes last level cache circuitry and cache management circuitry. The last level cache circuitry stores cache blocks that at least partially include a subset of cache blocks stored by near memory circuitry. The near memory circuitry is configured in an n-way set associative format that references the cache blocks stored by the near memory circuitry using set identifiers and way identifiers. The cache management circuitry stores way identifiers for the cache blocks of the near memory circuitry within the cache blocks in the last level cache circuitry. Storing way identifiers in the cache blocks of the last level cache enables the cache management circuitry or memory controller circuitry to write back a cache block without reading tags in one or more ways of the near memory circuitry.
Public/Granted literature
- US20190042422A1 CACHE ARCHITECTURE USING WAY ID TO REDUCE NEAR MEMORY TRAFFIC IN A TWO-LEVEL MEMORY SYSTEM Public/Granted day:2019-02-07
Information query
IPC分类: