Invention Grant
- Patent Title: Determine soft error resilience while verifying architectural compliance
-
Application No.: US16369107Application Date: 2019-03-29
-
Publication No.: US10896118B2Publication Date: 2021-01-19
- Inventor: Ophir Erez , Bodo Hoppe , Divya K. Joshi , Gerrit Koch , Parminder Singh
- Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Applicant Address: US NY Armonk
- Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee Address: US NY Armonk
- Agency: Heslin Rothenberg Farley & Mesiti P.C.
- Agent Margaret A. McNamara, Esq.; Kevin P. Radigan, Esq.
- Main IPC: G06F11/36
- IPC: G06F11/36 ; G06F11/26 ; G06F30/33 ; G06F11/07

Abstract:
Verifying architectural compliance of a processor core using processor-sparing functions. A simulation of a model for a register-transfer level design of the processor core is performed. A first state of the model is dumped, when no error exists. An error is injected in the model. A second state of the model is dumped, after the injected error is detected in the simulation. Upon dumping the second state, the model is reset and initialized with the first state. State information of the second state is loaded in the reset and initialized model.
Public/Granted literature
- US20190227906A1 DETERMINE SOFT ERROR RESILIENCE WHILE VERIFYING ARCHITECTURAL COMPLIANCE Public/Granted day:2019-07-25
Information query