Invention Grant
- Patent Title: High-voltage shifter with reduced transistor degradation
-
Application No.: US16813273Application Date: 2020-03-09
-
Publication No.: US10998050B2Publication Date: 2021-05-04
- Inventor: Shigekazu Yamada
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Schwegman Lundberg & Woessner, P.A.
- Main IPC: G11C16/10
- IPC: G11C16/10 ; G11C16/04 ; G11C16/14 ; G11C29/02 ; G11C16/12

Abstract:
Discussed herein are systems and methods for protecting against transistor degradation in a high-voltage (HV) shifter to transfer an input voltage to an access line, such as a global wordline. An embodiment of a memory device comprises memory cells and a HV shifter circuit that includes a signal transfer circuit, and first and second HV control circuits. The signal transfer circuit includes a P-channel transistor to transfer a high-voltage input to an access line. The first HV control circuit couples a bias voltage to the P-channel transistor for a first time period, and the second HV control circuit couples a stress-relief signal to the P-channel transistor for a second time period, after the first time period, to reduce degradation of the P-channel transistor. The transferred high voltage can be used to charge the access line to selectively read, program, or erase memory cells.
Public/Granted literature
- US20200243142A1 HIGH-VOLTAGE SHIFTER WITH REDUCED TRANSISTOR DEGRADATION Public/Granted day:2020-07-30
Information query