Invention Grant
- Patent Title: Chip package
-
Application No.: US16576714Application Date: 2019-09-19
-
Publication No.: US11056427B2Publication Date: 2021-07-06
- Inventor: Kuei-Wei Chen , Chia-Ming Cheng
- Applicant: XINTEC INC.
- Applicant Address: TW Taoyuan
- Assignee: XINTEC INC.
- Current Assignee: XINTEC INC.
- Current Assignee Address: TW Taoyuan
- Agency: Liu & Liu
- Priority: CN201811169457.X 20181008
- Main IPC: H01L23/522
- IPC: H01L23/522 ; H01L23/48

Abstract:
A chip package includes a substrate, first and second dielectric layers, first and second metal layers, and first conductive vias. The first dielectric layer is on a bottom surface of the substrate. The first metal layer is on a bottom surface of the first dielectric layer. The first metal layer has first sections, and every two adjacent first sections have a gap therebetween. The second dielectric layer is on a bottom surface of the first metal layer and the bottom surface of the first dielectric layer. The second metal layer is on a bottom surface of the second dielectric layer, and has second sections respectively aligned with the gaps. Two sides of the second section respectively overlap two adjacent first sections. The first conductive via is in the second dielectric layer and in electrical contact with the first and second sections.
Information query
IPC分类: