Invention Grant
- Patent Title: Array of capacitors, array of memory cells, methods of forming an array of capacitors, and methods of forming an array of memory cells
-
Application No.: US16225814Application Date: 2018-12-19
-
Publication No.: US11244952B2Publication Date: 2022-02-08
- Inventor: Sameer Chhajed , Ashonita A. Chavan , Mark Fischer , Durai Vishak Nirmal Ramaswamy
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Wells St. John P.S.
- Main IPC: H01L27/11507
- IPC: H01L27/11507 ; H01L49/02 ; H01L27/11504 ; H01L29/66 ; H01L29/78 ; H01L27/108

Abstract:
A method of forming an array of capacitors comprises forming a plurality of horizontally-spaced groups that individually comprise a plurality of horizontally-spaced lower capacitor electrodes having a capacitor insulator thereover. Adjacent of the groups are horizontally spaced farther apart than are adjacent of the lower capacitor electrodes within the groups. A void space is between the adjacent groups. An upper capacitor electrode material is formed in the void space and in the groups over the capacitor insulator and the lower capacitor electrodes. The upper capacitor electrode material in the void space connects the upper capacitor electrode material that is in the adjacent groups relative to one another. The upper capacitor electrode material less-than-fills the void space. At least a portion of the upper capacitor electrode material is removed from the void space to disconnect the upper capacitor electrode material in the adjacent groups from being connected relative to one another. A horizontally-elongated conductive line is formed atop and is directly electrically coupled to the upper capacitor electrode material in individual of the groups. Other methods, including structure independent of method of manufacture, are disclosed.
Information query
IPC分类: