Invention Grant
- Patent Title: Pipeline protection for CPUs with save and restore of intermediate results
-
Application No.: US16685747Application Date: 2019-11-15
-
Publication No.: US11269650B2Publication Date: 2022-03-08
- Inventor: Timothy D. Anderson , Duc Bui , Joseph Zbiciak , Reid E. Tatge
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Brian D. Graham; Charles A. Brill; Frank D. Cimino
- Main IPC: G06F9/38
- IPC: G06F9/38

Abstract:
Techniques related to executing a plurality of instructions by a processor comprising a method for executing a plurality of instructions by a processor. The method comprises detecting a pipeline hazard based on one or more instructions provided for execution by an instruction execution pipeline, beginning execution of an instruction, of the one or more instructions on the instruction execution pipeline, stalling a portion of the instruction execution pipeline based on the detected pipeline hazard, storing a register state associated with the execution of the instruction based on the stalling, determining that the pipeline hazard has been resolved, and restoring the register state to the instruction execution pipeline based on the determination.
Public/Granted literature
- US20200210198A1 Optimized Result Writeback and Mode Switching for CPUs with Software Controlled Pipeline Protection Public/Granted day:2020-07-02
Information query