Invention Grant
- Patent Title: Method and system for reducing program disturb degradation in flash memory
-
Application No.: US16852162Application Date: 2020-04-17
-
Publication No.: US11270778B2Publication Date: 2022-03-08
- Inventor: Han Zhao , Pranav Kalavade , Krishna K. Parat
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Compass IP Law PC
- Main IPC: G11C16/34
- IPC: G11C16/34 ; G11C11/56 ; G11C16/08 ; G11C16/04

Abstract:
Reduction of program disturb degradation in a flash memory cell array is facilitated by selectively switching wordline voltage levels in a sequence that reduces the likelihood of trapping electrons in memory cell channels. During a program verify operation for a memory cell in a memory cell string, a flash memory system switches wordline voltage levels from high-to-low for interface wordlines, prior to switching wordline voltages from high-to-low for other wordlines in a memory cell string. Selectively switching wordlines in a sequence in the memory cell string enables electrons to migrate to ground or to a source voltage through upper and lower select gates.
Public/Granted literature
- US20200350028A1 METHOD AND SYSTEM FOR REDUCING PROGRAM DISTURB DEGRADATION IN FLASH MEMORY Public/Granted day:2020-11-05
Information query