- 专利标题: Low-latency retimer with seamless clock switchover
-
申请号: US17480051申请日: 2021-09-20
-
公开(公告)号: US11487317B1公开(公告)日: 2022-11-01
- 发明人: Jitendra Mohan , Subbarao Arumilli , Charan Enugala , Chi Feng , Ken (Keqin) Han , Pulkit Khandelwal , Vikas Khandelwal , Casey Morrison , Enrique Musoll , Vivek Trivedi
- 申请人: Astera Labs, Inc.
- 申请人地址: US CA Santa Clara
- 专利权人: Astera Labs, Inc.
- 当前专利权人: Astera Labs, Inc.
- 当前专利权人地址: US CA Santa Clara
- 代理商 Charles Shemwell
- 主分类号: G06F1/06
- IPC分类号: G06F1/06 ; G06F1/12 ; H03K5/00
摘要:
A low-latency signaling link retimer generates an output signal transmission synchronously with respect to a core clock signal alternately selected from two or more plesiochronous or mesochronous clock sources with switchover between or among the core-clock sources executed without shrinking, extending or otherwise disrupting the edge-to-edge core clock period or clock duty cycle.
信息查询