Invention Grant
- Patent Title: Method of adjusting a pulse width modulation signal
-
Application No.: US17242955Application Date: 2021-04-28
-
Publication No.: US11575306B2Publication Date: 2023-02-07
- Inventor: David Chesneau , Francois Amiard , Helene Esch
- Applicant: STMicroelectronics (Grenoble 2) SAS
- Applicant Address: FR Grenoble
- Assignee: STMicroelectronics (Grenoble 2) SAS
- Current Assignee: STMicroelectronics (Grenoble 2) SAS
- Current Assignee Address: FR Grenoble
- Agency: Slater Matsil, LLP
- Priority: FR1858655 20180924
- Main IPC: H02M1/08
- IPC: H02M1/08 ; H02M3/157 ; H02M1/00

Abstract:
A method for increasing performance of a voltage-buck switched-mode voltage regulator includes generating a first pulse-width modulation signal based on a clock signal, decreasing a frequency of the clock signal to form a modified clock signal, passing the modified clock signal to a digital modulation circuit as a regulated clock signal; and generating a second pulse-width modulation signal based on the regulated clock signal using the digital modulation circuit. The first pulse-width modulation signal includes a period T1 and an off duration D2 corresponding to a first duty cycle. The off duration D2 is an intrinsic pulse-width modulation signal generation latency. The second pulse-width modulation signal includes a period T2 and the off duration D2. The decreased frequency of the modified clock signal causes T2 to be greater than T1 such that a second duty cycle of the second pulse-width modulation signal is increased relative to the first duty cycle.
Public/Granted literature
- US20210249954A1 METHOD OF ADJUSTING A PULSE WIDTH MODULATION SIGNAL Public/Granted day:2021-08-12
Information query