Invention Grant
- Patent Title: Method of making standard cells having via rail and deep via structures
-
Application No.: US17164449Application Date: 2021-02-01
-
Publication No.: US11688691B2Publication Date: 2023-06-27
- Inventor: Wei-Cheng Lin , Cheng-Chi Chuang , Chih-Liang Chen , Charles Chew-Yuen Young , Hui-Ting Yang , Wayne Lai
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsinchu
- Agency: Sterne, Kessler, Goldstein & Fox P.L.L.C.
- The original application number of the division: US15938258 2018.03.28
- Main IPC: H01L23/535
- IPC: H01L23/535 ; H01L21/768 ; H01L27/02 ; H01L27/088 ; H01L27/118 ; H01L29/78

Abstract:
The present disclosure relates to a semiconductor device and a manufacturing method, and more particularly to forming via rail and deep via structures to reduce parasitic capacitances in standard cell structures. Via rail structures are formed in a level different from the conductive lines. The via rail structure can reduce the number of conductive lines and provide larger separations between conductive lines that are on the same interconnect level and thus reduce parasitic capacitance between conductive lines.
Public/Granted literature
- US20210183772A1 STANDARD CELLS HAVING VIA RAIL AND DEEP VIA STRUCTURES Public/Granted day:2021-06-17
Information query
IPC分类: