Invention Grant
- Patent Title: Level shifter with reduced static power consumption
-
Application No.: US17663671Application Date: 2022-05-17
-
Publication No.: US11705891B1Publication Date: 2023-07-18
- Inventor: Siva Kumar Chinthu , Devesh Dwivedi , Sundar Veerendranath Palle , Lejan Pu
- Applicant: GlobalFoundries U.S. Inc.
- Applicant Address: US NY Malta
- Assignee: GLOBALFOUNDRIES U.S. Inc.
- Current Assignee: GLOBALFOUNDRIES U.S. Inc.
- Current Assignee Address: US NY Malta
- Agency: Hoffman Warnick LLC
- Agent David Cain
- Main IPC: H03K19/0175
- IPC: H03K19/0175 ; H03K3/012 ; H03K3/356 ; G11C7/10 ; H03K19/0185

Abstract:
Embodiments of the present disclosure provide a level shifter, including: first and second NMOS transistors, wherein the sources of the first and second NMOS transistors are coupled to a first voltage, the gate of the first NMOS transistor is connected to an inverse of an input signal that varies between a second voltage and a third voltage, and wherein the gate of the second NMOS transistor receives a buffer of the input signal. a breakdown protection circuit has third and fourth NMOS transistors, the gates of the third and fourth NMOS transistors being connected to the third voltage, the drain of the first NMOS transistor being connected to the source of the third NMOS transistor, and the drain of the second NMOS transistor being connected to the source of the fourth NMOS transistor. A pull-up circuit is connected to the drains of the third and fourth NMOS transistors.
Information query
IPC分类: