Invention Grant
- Patent Title: Stress-inducing silicon liner in semiconductor devices
-
Application No.: US16820175Application Date: 2020-03-16
-
Publication No.: US11728405B2Publication Date: 2023-08-15
- Inventor: Bwo-Ning Chen , Xusheng Wu , Chang-Miao Liu , Shih-Hao Lin
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee Address: TW Hsinchu
- Agency: Haynes and Boone, LLP
- Main IPC: H01L29/66
- IPC: H01L29/66 ; H01L29/06 ; H01L29/78 ; H01L21/02 ; H01L21/768 ; H01L29/165

Abstract:
A semiconductor structure includes source/drain (S/D) features disposed over a semiconductor substrate, a metal gate stack disposed between the S/D features, where the metal gate stack traverses a channel region between the S/D features, gate spacers disposed on sidewalls of the metal gate stack, and an etch-stop layer (ESL) disposed over the gate spacers and the S/D features. The semiconductor structure further includes an oxide liner disposed on the ESL, where the oxide liner includes silicon oxide and silicon dioxide, and an interlayer dielectric (ILD) layer disposed on the oxide liner, where composition of the ILD layer is different from composition of the oxide liner.
Public/Granted literature
- US20210098603A1 Stress-Inducing Silicon Liner in Semiconductor Devices Public/Granted day:2021-04-01
Information query
IPC分类: