Invention Grant
- Patent Title: Memory device
-
Application No.: US17495103Application Date: 2021-10-06
-
Publication No.: US11744088B2Publication Date: 2023-08-29
- Inventor: Ryu Ogiwara , Daisaburo Takashima , Takahiko Iizuka
- Applicant: Kioxia Corporation
- Applicant Address: JP Tokyo
- Assignee: Kioxia Corporation
- Current Assignee: Kioxia Corporation
- Current Assignee Address: JP Tokyo
- Agency: Holtz, Holtz & Volek PC
- Priority: JP 20169816 2020.10.07
- Main IPC: G11C13/00
- IPC: G11C13/00 ; H10B63/00 ; H10N70/20 ; H10N70/00

Abstract:
According to one embodiment, a memory device includes: a first variable resistance layer; first and second semiconductor layers being in contact with the first variable resistance layer; a first word line; a second word line being adjacent to the first word line; and a third word line being adjacent to the first and second word lines with the first semiconductor layer, the first variable resistance layer, and the second semiconductor layer interposed therebetween, and provided between the first word line and the second word line. In the first variable resistance layer, a first region including a shortest path connecting the first word line and the third word line functions as a first memory cell, and a second region including a shortest path connecting the third word line and the second word line functions as a second memory cell.
Public/Granted literature
- US20220109024A1 MEMORY DEVICE Public/Granted day:2022-04-07
Information query