Invention Grant
- Patent Title: Chip package
-
Application No.: US17839500Application Date: 2022-06-14
-
Publication No.: US11776867B2Publication Date: 2023-10-03
- Inventor: Kuo-Shu Kao , Tao-Chih Chang , Wen-Chih Chen , Tai-Jyun Yu , Po-Kai Chiu , Yen-Ting Lin , Wei-Kuo Han
- Applicant: Industrial Technology Research Institute
- Applicant Address: TW Hsinchu
- Assignee: Industrial Technology Research Institute
- Current Assignee: Industrial Technology Research Institute
- Current Assignee Address: TW Hsinchu
- Agency: JCIPRNET
- Priority: TW 6146106 2017.12.27
- The original application number of the division: US16808369 2020.03.04
- Main IPC: H01L23/367
- IPC: H01L23/367 ; H01L23/31 ; H01L23/495 ; H01L23/373 ; H01L23/433

Abstract:
A chip package including a heat-dissipating device, a first thermal interface material layer disposed on the heat-dissipating device, a patterned circuit layer disposed on the first thermal interface material layer, a chip disposed on the patterned circuit layer and electrically connected to the patterned circuit layer, and an insulating encapsulant covering the chip, the patterned circuit layer, and the first thermal interface material layer is provided. The first thermal interface material layer has a thickness between 100 μm and 300 μm. The first thermal interface material layer is located between the patterned circuit layer and the heat-dissipating device.
Public/Granted literature
- US20220310473A1 CHIP PACKAGE Public/Granted day:2022-09-29
Information query
IPC分类: