Invention Grant
- Patent Title: Via landing on first and second barrier layers to reduce cleaning time of conductive structure
-
Application No.: US17197381Application Date: 2021-03-10
-
Publication No.: US11776901B2Publication Date: 2023-10-03
- Inventor: Te-Hsien Hsieh , Yu-Hsing Chang , Yi-Min Chen
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsinchu
- Agency: Eschweiler & Potashnik, LLC
- Main IPC: H01L23/522
- IPC: H01L23/522 ; H01L21/768 ; H01L23/532

Abstract:
In some embodiments, the present disclosure relates to an integrated chip that includes a conductive structure arranged within a substrate or a first dielectric layer. A first barrier layer is arranged on outermost sidewalls and a bottom surface of the conductive structure. A second barrier layer is arranged on outer surfaces of the first barrier layer. The second barrier layer separates the first barrier layer from the substrate or the first dielectric layer. A second dielectric layer is arranged over the substrate or the first dielectric layer. A via structure extends through the second dielectric layer, is arranged directly over topmost surfaces of the first and second barrier layers, and is electrically coupled to the conductive structure through the first and second barrier layers.
Public/Granted literature
- US20220293515A1 VIA LANDING ON FIRST AND SECOND BARRIER LAYERS TO REDUCE CLEANING TIME OF CONDUCTIVE STRUCTURE Public/Granted day:2022-09-15
Information query
IPC分类: