- Patent Title: Non-volatile memory device including signal lines arranged at the same level as a common source line and a gate arranged at the same level as a ground selection line
-
Application No.: US17746393Application Date: 2022-05-17
-
Publication No.: US11875855B2Publication Date: 2024-01-16
- Inventor: Kyunghwa Yun , Chanho Kim , Pansuk Kwak
- Applicant: SAMSUNG ELECTRONICS CO., LTD.
- Applicant Address: KR Suwon-si
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Suwon-si
- Agency: F. Chau & Associates, LLC
- Priority: KR 20190066996 2019.06.05
- Main IPC: G11C16/08
- IPC: G11C16/08 ; G11C16/10 ; H10B43/27 ; H10B43/35 ; H10B43/40 ; G11C16/04

Abstract:
A memory device including: a memory cell array disposed in a first semiconductor layer, the memory cell array including a plurality of wordlines extended in a first direction and stacked in a second direction substantially perpendicular to the first direction; and a plurality of pass transistors disposed in the first semiconductor layer, wherein a first pass transistor of the plurality of pass transistors is disposed between a first signal line of a plurality of signal lines and a first wordline of the plurality of wordlines, and wherein the plurality of signal lines are arranged at the same level as a common source line.
Public/Granted literature
- US20220277792A1 NON-VOLATILE MEMORY DEVICE Public/Granted day:2022-09-01
Information query