Invention Grant
- Patent Title: Reduced ESR in trench capacitor
-
Application No.: US17489199Application Date: 2021-09-29
-
Publication No.: US11888021B2Publication Date: 2024-01-30
- Inventor: Jing Hu , Zhi Peng Feng , Chao Zuo , Dongsheng Liu , Yunlong Liu , Manoj K Jain , Shengpin Yang
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Andrew R. Ralston; Frank D. Cimino
- Main IPC: H01L21/762
- IPC: H01L21/762 ; H01L49/02 ; H01L21/324 ; H01L21/225 ; H01L21/74 ; H01L29/94 ; H01L21/3215

Abstract:
A method of fabricating an integrated circuit includes etching trenches in a first surface of a semiconductor layer. A trench dielectric layer is formed over the first surface and over bottoms and sidewalls of the trenches and a doped polysilicon layer is formed over the trench dielectric layer and within the trenches. The doped polysilicon layer is patterned to form a polysilicon bridge that connects to the polysilicon within the filled trenches and a blanket implant of a first dopant is directed to the polysilicon bridge and to the first surface. The blanket implant forms a contact region extending from the first surface into the semiconductor layer.
Public/Granted literature
- US20220406885A1 REDUCED ESR IN TRENCH CAPACITOR Public/Granted day:2022-12-22
Information query
IPC分类: