Invention Grant
- Patent Title: High resolution phase correcting circuit and phase interpolating device
-
Application No.: US17872527Application Date: 2022-07-25
-
Publication No.: US11888486B2Publication Date: 2024-01-30
- Inventor: Jinook Jung , Jaewoo Park , Myoungbo Kwak , Junghwan Choi
- Applicant: Samsung Electronics Co., Ltd.
- Applicant Address: KR Suwon-si
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Suwon-si
- Agency: Myers Bigel, P.A.
- Priority: KR 20210128915 2021.09.29
- Main IPC: H03K5/00
- IPC: H03K5/00 ; H03K5/01 ; H03H11/16

Abstract:
A phase correcting circuit includes a delay circuit that receives an input clock signal and delays the input clock signal as much as a first delay time to output an output clock signal to a 0-th node, a first fine tuning circuit, and a second fine tuning circuit. The first fine tuning circuit includes a first terminal connected with the 0-th node, a second terminal receiving a first control signal, and a third terminal, and the second fine tuning circuit includes a fourth terminal connected with the third terminal, a fifth terminal receiving a second control signal, and a sixth terminal connected with a load capacitor. In response to the first control signal, the output clock signal may be further delayed as much as a second delay time shorter than the first delay time. In response to the second control signal, the output clock signal may be advanced as much as a third delay time shorter than the first delay time.
Public/Granted literature
- US20230099738A1 HIGH RESOLUTION PHASE CORRECTING CIRCUIT AND PHASE INTERPOLATING DEVICE Public/Granted day:2023-03-30
Information query