Invention Grant
- Patent Title: Dual port memory cell with improved access resistance
-
Application No.: US18052514Application Date: 2022-11-03
-
Publication No.: US11889675B2Publication Date: 2024-01-30
- Inventor: Tushar Sharma , Tanmoy Roy , Shishir Kumar
- Applicant: STMICROELECTRONICS INTERNATIONAL N.V.
- Applicant Address: NL Schiphol
- Assignee: STMICROELECTRONICS INTERNATIONAL N.V.
- Current Assignee: STMICROELECTRONICS INTERNATIONAL N.V.
- Current Assignee Address: NL Schiphol
- Agency: Seed IP Law Group LLP
- The original application number of the division: US16211113 2018.12.05
- Main IPC: G11C7/10
- IPC: G11C7/10 ; H10B10/00 ; G11C5/06 ; G11C11/412 ; H01L27/02 ; G11C8/16 ; G11C11/417

Abstract:
The present disclosure is directed to a circuit layout of a dual port static random-access-memory (SRAM) cell. The memory cell includes active regions in a substrate, with polysilicon gate electrodes on the active regions to define transistors of the memory cell. The eight transistor (8T) memory cell layout includes a reduced aspect ratio and non-polysilicon bit line discharge path routing by positioning an active region for the first port opposite an active region for the second port and consolidating power line nodes at a central portion of the memory cell.
Public/Granted literature
- US20230091970A1 DUAL PORT MEMORY CELL WITH IMPROVED ACCESS RESISTANCE Public/Granted day:2023-03-23
Information query