Invention Grant
- Patent Title: Selective and dynamic deployment of error correction code techniques in integrated circuit memory devices
-
Application No.: US17841096Application Date: 2022-06-15
-
Publication No.: US11984171B2Publication Date: 2024-05-14
- Inventor: James Fitzpatrick , Phong Sy Nguyen , Dung Viet Nguyen , Sivagnanam Parthasarathy
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Greenberg Traurig
- Main IPC: G11C7/00
- IPC: G11C7/00 ; A63B24/00 ; G11C16/26 ; G11C16/34

Abstract:
A memory system configured to dynamically adjust the amount of redundant information stored in memory cells of a wordline on an integrated circuit die based on a bit error rate. For example, in response to a determination that a bit error rate of the wordline is above a threshold, the memory system can store first data items as independent first codewords of an error correction code technique into a first portion of the memory cells of the wordline, generate second data items as redundant information from the first codewords, and store the second data items in a second portion of the memory cells of the wordline. If the bit error rate is below the threshold, third data items can be stored as independent second codewords of the same length as the first codewords in the memory cells of the wordline.
Public/Granted literature
Information query