Invention Grant
- Patent Title: Method for mitigating memory access conflicts in a multi-core graph compiler
-
Application No.: US17877395Application Date: 2022-07-29
-
Publication No.: US12086576B2Publication Date: 2024-09-10
- Inventor: Abnikant Singh
- Applicant: XILINX, INC.
- Applicant Address: US CA San Jose
- Assignee: XILINX, INC.
- Current Assignee: XILINX, INC.
- Current Assignee Address: US CA San Jose
- Agency: Patterson + Sheridan, LLP
- Main IPC: G06F9/44
- IPC: G06F9/44 ; G06F8/41

Abstract:
A multi-core architecture in some examples may have hundreds of “cores”, each core comprising a digital signal processor (DSP) and various functional computing units. A method of implementing a multi-core graph compiler for a system-on-chip (SOC) having a data processing engine (DPE) array is disclosed herein. An Adaptive Intelligence Engine (AIE) compiler is one example of a multi-core graph compiler. An compiler is used to mitigate performance degradation due to memory stalls (collisions) when executing an AIE compiler-accelerated application on an AI Engine. The method disclosed here addresses phase order issues to mitigate the memory collisions.
Public/Granted literature
- US20240036842A1 METHOD FOR MITIGATING MEMORY ACCESS CONFLICTS IN A MULTI-CORE GRAPH COMPILER Public/Granted day:2024-02-01
Information query